

### Description

The ACE34AC04 is a 1.7V rated minimum operating voltage Serial EEPROM device containing 4096-bits of Serially Electrically Erasable and Programmable Read-Only Memory (EEPROM) organized as 512-bytes of eight bits each. The Serial EEPROM operation is tailored specifically for DRAM memory modules with Serial Presence Detect (SPD) to store a module's vital product data such as the module's size, speed, voltage, data width, and timing parameters. The ACE34AC04 is protocol compatible with the legacy JEDEC EE1002 specification (2-Kbit) devices enabling the ACE34AC04 to be utilized in legacy applications without any software changes. The device is designed to respond to specific software commands that allow users to identify and set which half of the memory the internal address counter is located. This special page addressing method to select the upper or lower half of the Serial EEPROM is what facilitates legacy compatibility. However, there is one exception to the legacy compatibility as the ACE34AC04 does not support the Permanent Write Protection feature. Additionally, the ACE34AC04 incorporates a Reversible Software Write Protection (RSWP) feature enabling the capability to selectively write protect any or all of the four 128-byte quadrants. Once the RSWP is set, it can only be reversed by sending a specific software command sequence. The ACE34AC04 supports the industry standard 2-wire I2C Fast-Mode Plus (FM+) serial interface allowing device communication to operate at up to 1MHz. A bus timeout feature is supported to help prevent system lock-ups. The ACE34AC04 is available in space saving SOP, TSSOP, UDFN and USON3\*2 packages.

#### Features

- Low voltage and low power operations: ACE34AC04: VCC = 1.7V to 3.6V, Industrial temperature range (-40 $^{\circ}$ C to 85 $^{\circ}$ C).
- Maximum Standby current < 1µA.
- JEDEC JC42.4 (EE1004-v) Serial Presence Detect (SPD) Compliant
- Individually reversible software write protection on all four 128-byte quadrants.
- 16 bytes page write mode.
- Partial page write operation allowed.
- Industy standard 100kHz, 400 kHz,and 1MHz I2C interface.
- Schmitt trigger, filtered inputs for noise protection.
- Self-timed programming cycle (5ms maximum).
- Bus Timeout Supported
- Automatic erase before write operation.
- High reliability: typically 1,000,000 cycles endurance.
- 100 years data retention.
- Standard 8-lead JEDEC SOP, 8-lead TSSOP, 8-lead UDFN and 8-pad USON3\*2-8 Pb-free packages.



#### **Absolute Maximum Ratings**

| Industrial operating temperature            | <b>-40</b> °C to 85°C           |
|---------------------------------------------|---------------------------------|
| Storage temperature                         | <b>-50°</b> ℃ to 125°℃          |
| Input voltage on any pin relative to ground | -0.3V to V <sub>CC</sub> + 0.3V |
| Maximum voltage                             | 8V                              |
| ESD protection on all pins                  | >2000V                          |

Notice: Stresses exceed those listed under "Absolute Maximum Rating" may cause permanent damage to the device. Functional operation of the device at conditions beyond those listed in the specification is not guaranteed. Prolonged exposure to extreme conditions may affect device reliability or functionality.

## Packaging Type

| SOP-8                                                      | TSSOP-8                     | USON3*2-8                                             | UDFN8                                                  |  |
|------------------------------------------------------------|-----------------------------|-------------------------------------------------------|--------------------------------------------------------|--|
| Top View                                                   | Top View                    | Back View                                             | Back View                                              |  |
| A0 <b>1</b> 0 8 VC<br>A1 2 7 NC<br>A2 3 6 SC<br>GND 4 5 SD | A1 C 2 7 NC<br>A2 C 3 6 SCL | VCC 8 01 A0<br>NC 7 2 A1<br>SCL 6 3 A2<br>SDA 5 4 GND | VCC 88 01 A0<br>NC 7 2 A1<br>SCL 6 3 A2<br>SDA 5 4 GND |  |

#### **Pin Configurations**

| Pin Name   | Pin Function                          |
|------------|---------------------------------------|
| A2, A1, A0 | Device Address Inputs                 |
| SDA        | Serial Data Input / Open Drain Output |
| SCL        | Serial Clock Input                    |
| NC         | No-Connect                            |
| VCC        | Power Supply                          |
| GND        | Ground                                |

### **Ordering Information**





## **Block Diagram**



## **Pin Description**

(A) Serial Clock (SCL)

The rising edge of this SCL input is to latch data into the EEPROM device while the falling edge of this clock is to clock data out of the EEPROM device.

(B) Device / Chip Select Addresses (A2, A1, A0)

These are the chip select input signals for the serial EEPROM devices. Typically, these signals are hardwired to either  $V_{IH}$  or  $V_{IL}$ . If left unconnected, they are internally recognized as  $V_{IL}$ .

(C) Serial Data Line (SDA)

SDA data line is a bi-directional signal for the serial devices. It is an open drain output signal and can be wired-OR with other open-drain output devices.



#### **Device Operation**

The ACE34AC04 operates as a slave device and utilizes a simple 2-wire digital serial interface, compatible with the I2C Fast-Mode Plus (I2C FM+) protocol, to communicate with a host controller, commonly referred to as the bus Master. The Master initiates and controls all Read and Write operations to the slave devices on the serial bus and both the Master and the slave devices can transmit and receive data on the bus. The serial interface is comprised of just two signal lines: the Serial Clock (SCL) and the Serial Data (SDA). The SCL pin is used to receive the clock signal from the Master, while the bidirectional SDA pin is used to receive command and data information from the Master, as well as, to send data back to the Master. Data is always latched into the ACE34AC04 on the rising edge of SCL and is always output from the device on the falling edge of SCL. Both the SCL and SDA pin incorporate integrated spike suppression filters and Schmitt Triggers to minimize the effects of input spikes and bus noise. All command and data information is transferred with the Most-Significant Bit (MSB) first. During the bus communication, one data bit is transmitted every clock cycle, and after eight bits (one byte) of data has been transferred, the receiving device must respond with either an acknowledge (ACK) or a noacknowledge (NACK) response bit during a ninth clock cycle (ACK/NACK clock cycle) generated by the Master. Therefore, nine clock cycles are required for every one byte of data transferred. There are no unused clock cycles during any Read or Write operation so there must not be any interruptions or breaks in the data stream during each data byte transfer and ACK or NACK clock cycle. During data transfers, data on the SDA pin must only change while SCL is low, and the data must remain stable while SCL is high. If data on the SDA pin changes while SCL is high, then either a Start or a Stop condition will occur. Start and Stop conditions are used to initiate and end all serial bus communication between the Master and the slave devices. The number of data bytes transferred between a Start and a Stop condition is not limited and is determined by the Master. In order for the serial bus to be idle, both the SCL and SDA pins must be in the Logic 1 state at the same time.

#### (A) Serial Clock And Data Transitions

The SDA pin is typically pulled to high by an external resistor. Data is allowed to change only when Serial clock SCL is at  $V_{IL}$ . Any SDA signal transition may interpret as either a START or STOP condition as described below.

### (B) Start Condition

With SCL  $\geq$  VIH, a SDA transition from high to low is interpreted as a START condition. All valid commands must begin with a START condition.

#### (C) Stop Condition

With SCL  $\geq$  VIH, a SDA transition from low to high is interpreted as a STOP condition. All valid read or write commands end with a STOP condition. The device goes into the STANDBY mode if it is after a read command.

A STOP condition after page or byte write command will trigger the chip into the STANDBY mode after the self- timed internal programming finish.



#### (D) Acknowledge

The 2-wire protocol transmits address and data to and from the EEPROM in 8 bit words. The EEPROM acknowledges the data or address by outputting a "0" after receiving each word. The ACKNOWLEDGE signal occurs on the 9th serial clock after each word.

#### (E) No-ACKNOWLEDGE (NACK)

When the ACE34AC04 is transmitting data to the Master, the Master can indicate that it is done receiving data and wants to end the operation by sending a NACK response to the ACE34AC04 instead of an ACK response. This is accomplished by the Master outputting a Logic 1 during the ACK/NACK clock cycle, at which point theACE34AC04 will release the SDA line so that the Master can then generate a Stop condition.

#### (F) Standby Mode

The EEPROM goes into low power STANDBY mode after a fresh power up, after receiving a STOP bit in read mode, or after completing a self-time internal programming operation.



Figure 1: Timing diagram for start and stop conditions



Figure 2: Timing diagram for output acknowledge



#### (G) Timeout Function

The ACE34AC04 supports the industry standard bus Timeout feature to help prevent potential system bus hangups. The device resets its serial interface and will stop driving the bus (will let SDA float high) if the SCL pin is held low for more than the minimum Timeout (tOUT) specification. The ACE34AC04 will be ready to accept a new Start condition before the maximum tOUT has elapsed. This feature does require a minimum SCL clock speed of 10kHz to avoid any timeout issues.



Figure 3: Timeout

#### (H) Software Reset

After an interruption in protocol, power loss, or system reset, any 2-wie part can be reset by following these steps:

- 1.Create a Start condition.
- 2.Clock nine cycles.
- 3. Create another Start condition followed by Stop condition.



Figure 4: Software Reset



### **Device Addressing**

The ACE34AC04 requires a 7-bit device address and a Read/Write select bit following a Start condition from the Master to initiate communication with the Serial EEPROM. The device address byte is comprised of a 4-bit device type identifier followed by three device address bits (A2, A1, and A0) and a R/W bit and is clocked by the Master on the SDA pin with the most significant bit first .The ACE34AC04 will respond to two unique device type identifiers. The device type identifier of '1010'(Ah) is necessary to select the device for reading or writing. The device type identifier of '0110'(6h) has multiple purposes. First, it is used to access the page address function which determines what the internal address counter is set to. The device type identifier of '0110'(6h) is also used to access the software write protection feature of the device.

| Function             | Bit 7 | Bit 6      | Bit 5        | Bit 4 | Bit 3 | Bit 2      | Bit 1 | Bit 0 |
|----------------------|-------|------------|--------------|-------|-------|------------|-------|-------|
| Function             |       | Device Typ | pe Identifie | r     | De    | Read/Write |       |       |
| EEPROM               | 1     | 0          | 1            | 0     | A2    | A1         | A0    | R/W   |
| Read/Write           | I     | 0          | I            | 0     | A2    | AI         | AU    |       |
| Write Protection and |       |            |              |       |       |            |       |       |
| Page Address         | 0     | 1          | 1            | 0     | A2    | A1         | A0    | R/W   |
| Functions            |       |            |              |       |       |            |       |       |

Table 1: Device Address Byte

The software device address bits (A2, A1, and A0) must match their corresponding hard-wired device address inputs (A2, A1 and A0) allowing up to eight devices on the bus at the same time. The eighth bit of the address byte is the R/W operation selection bit. A read operation is selected if this bit is a Logic 1, and a Write operation is selected if this bit is a Logic 0. Upon a compare of the device address byte, the ACE34AC04 will output an ACK during the ninth clock cycle; if a compare is not true, the device will output a NACK during the ninth clock cycle and return the device to the low-power Standby Mode. Table 2: Device Address Combinations

| Software Device Address Bits | Hard            | -wired Device Address Inputs |                 |  |  |  |
|------------------------------|-----------------|------------------------------|-----------------|--|--|--|
| A2, A1, A0                   | A <sub>2</sub>  | A <sub>1</sub>               | A <sub>0</sub>  |  |  |  |
| 000                          | GND             | GND                          | GND             |  |  |  |
| 001                          | GND             | GND                          | V <sub>cc</sub> |  |  |  |
| 010                          | GND             | V <sub>cc</sub>              | GND             |  |  |  |
| 011                          | GND             | V <sub>cc</sub>              | V <sub>cc</sub> |  |  |  |
| 100                          | V <sub>cc</sub> | GND                          | GND             |  |  |  |
| 101                          | V <sub>cc</sub> | GND                          | V <sub>cc</sub> |  |  |  |
| 110                          | V <sub>cc</sub> | V <sub>cc</sub>              | GND             |  |  |  |
| 111                          | V <sub>cc</sub> | V <sub>cc</sub>              | V <sub>cc</sub> |  |  |  |



### **Memory Organization**

To provide the greatest flexibility and backwards compatibility with the previous generations of SPD devices, the ACE34AC04 memory organization is organized into two independent 2-Kbit memory arrays. Each 2-Kbit (256-byte) section is internally organized into two independent quadrants of 128 bytes with each quadrant comprised of eight pages of 16 bytes. Including both memory sections, there are four 128-byte quadrants totaling 512 bytes.

### Set Page Address and Read Page Address Commands

The ACE34AC04 incorporates an innovative memory addressing technique that utilizes a Set desired half of the memory enabled to perform Write and Read operations. Due to the requirement for A0 pin to be driven to VHV, the SPA and the RPA commands are fully supported in a single DIMM (isolated DIMM) end application or a single DIMM programming station only. If SPA = 0, then the first-half or lower 256 bytes of the Serial EEPROM is selected allowing access to Quadrant 0 and Quadrant 1. Alternately, if SPA = 1, then the second-half or upper 256 bytes of the Serial EEPROM is selected allowing access to Quadrant 3.

Table 3: SPA Setting and Memory Organization

| Block      | Set Page Address (SPA) | Memory Address Locations |  |  |
|------------|------------------------|--------------------------|--|--|
| Quadrant 0 | 0                      | 00h to 7Fh               |  |  |
| Quadrant 1 | 0                      | 80h to FFh               |  |  |
| Quadrant 2 | 1                      | 00h to 7Fh               |  |  |
| Quadrant 3 |                        | 80h to FFh               |  |  |

Setting the Set Page Address (SPA) value selects the desired half of the EEPROM for performing Write or Read operations. This is done by sending the SPA as seen in Figure 6-1. The SPA command sequence requires the Master to transmit a Start condition followed by sending a control byte of '011011\*0' where the '\*' in the bit 7 position will dictate which half of the EEPROM is being addressed. A '0' in this position (or 6Ch) is required to set the page address to the first half of the memory and a '1' (or 6Eh) is necessary to set the page address to the second half of the memory. After receiving the control byte, the ACE34AC04 should return an ACK and the Master should follow by sending two data bytes of don't care values. The ACE34AC04 responds with a NACK to each of these two data bytes although the JEDEC EE1004v specification allows for either an ACK or NACK response. The protocol is completed by the Master sending a Stop condition to end the operation.





Reading the state of the SPA can be accomplished via the Read Page Address (RPA) command. The Master can issue the RPA command to determine if the ACE34AC04's internal address counter is located in the first 2-Kbit section or the second 2-Kbit memory section based upon the device's ACK or NACK response to the RPA command. The RPA command sequence requires the Master to transmit a Start bit followed by a control byte of 01101101' (6Dh). If the device's current address counter (page address) is located in the first half of the memory, the ACE34AC04 responds with an ACK to the RPA command. Alternatively, a NACK response to the RPA command indicates the page address is located in the second half of the memory .Following the control byte and the device's ACK or NACK response, the ACE34AC04 should transmit two data bytes of don't care values. The Master should NACK on these two data bytes followed by the Master sending a Stop condition to end the operation. After power-up, the SPA is set to zero indicating internal address counter is located in the first half of the memory.

Performing a software reset will also set the SPA to zero. The ACE34AC04 incorporates a Reversible Software Write Protect (RSWP) feature that allows the ability to selectively write protect data stored in any or all of the four 128-byte quadrants.



Figure 6: Read Page Address (RPA)

## Write Operations

The ACE34AC04 supports single Byte Write and Page Write operations up to the maximum page size of 16 bytes in one operation. The only difference between a Byte Write and a Page Write operation is the amount of data bytes sent to the device. Regardless of whether a Byte Write or Page Write operation is performed, the internally self-timed write cycle will take the same amount of time to write the data to the addressed memory location(s). All Byte Write and Page Write operations should be preceded by the SPA and or RPA commands to ensure the internal address counter is located in the desired half of the memory. If a Byte Write or Page Write operation is attempted to a protected quadrant, the ACE34AC04 will respond (ACK or NACK) to the write operation according to Table 4.

| Table 4. Acknowledge Status when writing Data of Denning write Frotection |                                                      |      |              |      |            |      |             |  |
|---------------------------------------------------------------------------|------------------------------------------------------|------|--------------|------|------------|------|-------------|--|
| Quadrant<br>Status                                                        | Instruction                                          | ACK  | Word Address | ACK  | Data Word  | ACK  | Write Cycle |  |
|                                                                           | Set RSWP                                             | NACK | Don't Care   | NACK | Don't Care | NACK | No          |  |
| Write                                                                     | Clear RSWP                                           | ACK  | Don't Care   | ACK  | Don't Care | ACK  | Yes         |  |
| Protected with<br>Set RSWP                                                | Byte Write or Page<br>Write to Protected<br>Quadrant | ACK  | Word Address | ACK  | Data       | ACK  | No          |  |
| Not Droto stad                                                            | Set RSWP or Clear<br>RSWP                            | ACK  | Don't Care   | ACK  | Don't Care | ACK  | Yes         |  |
| Not Protected                                                             | Byte Write or Page<br>Write                          | ACK  | Word Address | ACK  | Data       | ACK  | Yes         |  |

Table 4: Acknowledge Status When Writing Data or Defining Write Protection



#### (A) Byte Write

A byte write operation starts when a micro-controller sends a START bit condition, follows by a proper EEPROM device address and then a write command. If the device address bits match the chip select address, the EEPROM device will acknowledge at the 9<sup>th</sup> clock cycle. The micro-controller will then send the rest of the lower 8 bits word address. At the 18<sup>th</sup> cycle, the EEPROM will acknowledge the 8-bit address word. The micro- controller will then transmit the 8bit data. Following an ACKNOWLDEGE signal from the EEPROM at the 27<sup>th</sup> clock cycle, the micro-controller will issue a STOP bit. After receiving the STOP bit, the EEPROM will go into a self-timed programming mode during which all external inputs will be disabled. After a programming time of TWC, the byte programming will finish and the EEPROM device will return to the STANDBY mode.

#### (B) Page Write

A page write is similar to a byte write with the exception that one to sixteen bytes can be programmed along the same page or memory row. All ACE34AC04 are organized to have 16 bytes per memory row or page.

With the same write command as the byte write, the micro-controller does not issue a STOP bit after sending the 1st byte data and receiving the ACKNOWLEDGE signal from the EEPROM on the 27th clock cycle. Instead it sends out a second 8-bit data word, with the EEPROM acknowledging at the 36th cycle. This data sending and EEPROM acknowledging cycle repeats until the micro-controller sends a STOP bit after the n  $\times$  9<sup>th</sup> clock cycle.

After which the EEPROM device will go into a self-timed partial or full page programming mode. After the page programming completes after a time of TWC, the devices will return to the STANDBY mode.

The least significant 4 bits of the word address (column address) increments internally by one after receiving each data word. The rest of the word address bits (row address) do not change internally, but pointing to a specific memory row or page to be programmed. The first page write data word can be of any column address. Up to 16 data words can be loaded into a page. If more then 16 data words are loaded, the 9<sup>th</sup> data word will be loaded to the 1<sup>st</sup> data word column address. The 10<sup>th</sup> data word will be loaded to the 2<sup>nd</sup> data word column address and so on. In other word, data word address (column address) will "roll" over the previously loaded data.

#### (C) Acknowledge Polling

ACKNOWLEDGE polling may be used to poll the programming status during a self-timed internal programming. By issuing a valid read or write address command, the EEPROM will not acknowledge at the 9th clock cycle if the device is still in the self-timed programming mode. However, if the programming completes and the chip has returned to the STANDBY mode, the device will return a valid ACKNOWLEDGE signal at the 9<sup>th</sup> clock cycle.



#### **Read Operations**

The read command is similar to the write command except the 8<sup>th</sup> read/write bit in address word is set to "1". The three read operation modes are described as follows:

#### (A) Current Address Read

The EEPROM internal address word counter maintains the last read or write address plus one if the power supply to the device has not been cut off. To initiate a current address read operation, the micro-controller issues a START bit and a valid device address word with the read/write bit (8<sup>th</sup>) set to "1". The EEPROM will response with an ACKNOWLEDGE signal on the 9<sup>th</sup> serial clock cycle. An 8-bit data word will then be serially clocked out. The internal address word counter will then automatically increase by one. The address roll-over during a Read is from the last byte of the last page to the first byte of the first page of the addressed 2-Kbit (depends on the current SPA setting). For current address read the micro-controller will not issue an ACKNOWLEDGE signal on the 18th clock cycle. The micro-controller issues a valid STOP bit after the 18<sup>th</sup> clock cycle to terminate the read operation. The device then returns to STANDBY mode.

#### (B) Sequential Read

The sequential read is very similar to current address read. The micro-controller issues a START bit and a valid device address word with read/write bit (8<sup>th</sup>) set to "1". The EEPROM will response with an ACKNOWLEDGE signal on the 9th serial clock cycle. An 8-bit data word will then be serially clocked out. Meanwhile the internally address word counter will then automatically increase by one. Unlike current address read, the micro-controller sends an ACKNOWLEDGE signal on the 18<sup>th</sup> clock cycle signaling the EEPROM device that it wants another byte of data. Upon receiving the ACKNOWLEDGE signal, the EEPROM will serially clocked out an 8-bit data word based on the incremented internal address counter. If the micro-controller needs another data, it sends out an ACKNOWLEDGE signal on the 27<sup>th</sup> clock cycle. Another 8-bit data word will then be serially clocked out. This sequential read continues as long as the micro-controller sends an ACKNOWLEDGE signal after receiving a new data word. When the internal address counter reaches its maximum valid address, it rolls over to the beginning of the memory array address. Similar to current address read, the micro-controller can terminate the sequential read by not acknowledging the last data word received, but sending a STOP bit afterwards instead.



#### (C) Random Read

Random read is a two-steps process. The first step is to initialize the internal address counter with a target read address using a "dummy write" instruction. The second step is a current address read. To initialize the internal address counter with a target read address, the micro-controller issues a START bit first, follows by a valid device address with the read/write bit (8th) set to "0". The EEPROM will then acknowledge. The micro-controller will then send the address word. Again the EEPROM will acknowledge. Instead of sending a valid written data to the EEPROM, the micro-controller performs a current address read instruction to read the data. Note that once a START bit is issued, the EEPROM will reset the internal programming process and continue to execute the new instruction which is to read the current address.



Figure 9: Current Address Read



Figure 11: Random Read

## Write Protection

The ACE34AC04 incorporates a Reversible Software Write Protection (RSWP) feature that allows the ability to selectively write protect data stored in each of the four independent 128-byte EEPROM quadrants. Table 5 identifies the memory quadrant identifier with its associated quadrant, SPA and memory address locations.

Table 5: Memory Organization

| Block      | Set Page Address (SPA) | Memory Address Locations |  |  |
|------------|------------------------|--------------------------|--|--|
| Quadrant 0 | 0                      | 00h to 7Fh               |  |  |
| Quadrant 1 | 0                      | 80h to FFh               |  |  |
| Quadrant 2 | 1                      | 00h to 7Fh               |  |  |
| Quadrant 3 | I                      | 80h to FFh               |  |  |

(A) Set RSWP

Setting the RSWP is enabled by sending the Set RSWP command, similar to a normal Write command to the device which programs the write protection to the target quadrant. The Set RSWP sequence requires sending a control byte of '0110MMM0' (where 'M' represents the memory quadrant identifier for the target quadrant to be write-protected) with the R/W bit set to a Logic 0. In conjunction with sending the protocol, the A0 pin must be connected to VHV for the duration of the RSWP sequence.

The Set RSWP command acts on a single quadrant only as specified in the Set RSWP command and can only be reversed by issuing the Clear RSWP command and will unprotect all quadrants in one operation.



Table 6: Set RSWP and Clear RSWP

|            |                |                |                 |       | Control Byte |            |       |        |          |            |       |   |  |
|------------|----------------|----------------|-----------------|-------|--------------|------------|-------|--------|----------|------------|-------|---|--|
| Function   |                | Pin            |                 | De    | vice Typ     | oe Identif | ier   | Memory | Quadrant | Identifier | R/W   |   |  |
|            | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub>  | Bit 7 | Bit 6        | Bit 5      | Bit 4 | Bit 3  | Bit 2    | Bit 1      | Bit 0 |   |  |
| Set RSWP,  | х              | Х              |                 |       |              |            |       | 0      | 0        | 1          | 0     |   |  |
| Quadrant 0 | ^              | ^              |                 |       |              |            |       | 0      | 0        | I          | 0     |   |  |
| Set RSWP,  | х              | Х              |                 |       |              |            |       | 1      | 0        | 0          | 0     |   |  |
| Quadrant 1 | ^              | ^              | ^               |       |              |            |       |        |          | U          | U     | 0 |  |
| Set RSWP,  | х              | Х              | V <sub>HV</sub> | 0     | 1            | 1          | 0     | 1      | 0        | 1          | 0     |   |  |
| Quadrant 2 | ^              | ^              | • HV            | U     |              | I          | U     | I      | 0        | 1          | 0     |   |  |
| Set RSWP,  | V              | Х              |                 |       |              |            |       | 0      | 0        | 0          | 0     |   |  |
| Quadrant 3 | Х              |                |                 |       |              |            |       | U      | 0        | 0          | 0     |   |  |
| Clear RSWP | Х              | Х              |                 |       |              |            |       | 0      | 1        | 1          | 0     |   |  |

X = Don't care but recommended to be hard-wired to VCC or GND.

Due to the requirement for the A0 pin to be driven to  $V_{HV}$ , the RSWP set and RSWP clear commands are fully supported in a single DIMM (isolated DIMM) end application or a single DIMM programming station only.



Figure 11: Set RSWP and Clear RSWP

(B) Clear RSWP

Similar to the Set RSWP command, the reversible write protection on all quadrants can be reversed or unprotected by transmitting the Clear RSWP command. The Clear RSWP sequence requires the Master to send a Start condition followed by sending a control byte of "01100110"(66h) with the R/W bit set to a Logic 0. The ACE34AC04 should respond with an ACK. The Master transmits a word address byte and data bytes with don't care values. The ACE34AC04 will respond with either an ACK or NACK to both the word address and data word. In conjunction with sending the protocol, the A0 pin must be connected to VHV for the duration of the Clear RSWP command. To end the Clear RSWP sequence, the Master sends a Stop condition.

X = Don't care



#### (C) Read RSWP

The Read RSWP command allows the ability to check a quadrant's write protection status. To find out if the software write protection has been set to a specific quadrant, the same procedure that was used to set the quadrant's write protection can be utilized except that the R/W select bit is set to a Logic 1, and the A0 pin is not required to have VHV. The Read RSWP sequence requires sending a control byte of "0110MMM1" (where the "M" represents the memory quadrant identifier for the quadrant to be read) with the R/W bit set to a Logic 1. If the RSWP has not been set, then the ACE34AC04 responds to the control byte with an ACK. If the RSWP has been set, the ACE34AC04 responds with a NACK. In either case, both Word Address and Data Word bytes will not be acknowledged. The operation is completed by the Master creating a Stop Condition.

Table 7: Acknowledge When Reading Protection Status

| Quadrant<br>Status | Instruction<br>Sent | Response |            | Word<br>Address<br>Response | Data Word<br>Sent | Data Word<br>Response |
|--------------------|---------------------|----------|------------|-----------------------------|-------------------|-----------------------|
| Write<br>Protected | Read RSWP           | NACK     | Don't Care | NACK                        | Don't Care        | NACK                  |
| Not<br>Protected   | Read RSWP           | ACK      | Don't Care | NACK                        | Don't Care        | NACK                  |

Table 8: Read RSWP

|            |                |                |                |                   |                 |                 | С               | ontrol Byte     | ;     |        |       |   |   |   |   |   |  |  |  |  |            |  |  |  |   |   |   |   |   |   |   |
|------------|----------------|----------------|----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|--------|-------|---|---|---|---|---|--|--|--|--|------------|--|--|--|---|---|---|---|---|---|---|
| Function   | Pin            |                | Pin            |                   |                 | De              | vice Typ        | oe Identif      | ier   | Memory | R/W   |   |   |   |   |   |  |  |  |  |            |  |  |  |   |   |   |   |   |   |   |
|            | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Bit 7             | Bit 6           | Bit 5           | Bit 4           | Bit 3           | Bit 2 | Bit 1  | Bit 0 |   |   |   |   |   |  |  |  |  |            |  |  |  |   |   |   |   |   |   |   |
| Set RSWP,  | х              | х              |                |                   |                 |                 |                 | 0               | 0     | 1      | 1     |   |   |   |   |   |  |  |  |  |            |  |  |  |   |   |   |   |   |   |   |
| Quadrant 0 | ^              | ^              |                |                   |                 |                 |                 | 0               | U     | I      | I     |   |   |   |   |   |  |  |  |  |            |  |  |  |   |   |   |   |   |   |   |
| Set RSWP,  | х              | V              | Х              | 0,1               |                 |                 |                 |                 | 1     | 0      | 0     | 1 |   |   |   |   |  |  |  |  |            |  |  |  |   |   |   |   |   |   |   |
| Quadrant 1 | ^              | ^              |                |                   |                 |                 |                 |                 |       |        |       |   |   |   |   |   |  |  |  |  | o, i<br>or |  |  |  | 0 | 1 | 1 | 0 | I | 0 | 0 |
| Set RSWP,  | v              | x              | V              | v                 | v               | V               | х               | V <sub>HV</sub> | 0     | I      | I     | 0 | 1 | 0 | 1 | 1 |  |  |  |  |            |  |  |  |   |   |   |   |   |   |   |
| Quadrant 2 | ^              | ^              | V VHV          | X V <sub>HV</sub> | V <sub>HV</sub> | v <sub>H∨</sub> | v <sub>H∨</sub> |                 |       |        |       | I | 0 | I | I |   |  |  |  |  |            |  |  |  |   |   |   |   |   |   |   |
| Set RSWP,  | х              | v              | v              |                   |                 |                 |                 |                 | 0     | 0      | 0     | 1 |   |   |   |   |  |  |  |  |            |  |  |  |   |   |   |   |   |   |   |
| Quadrant 3 | ^              | ^              |                |                   |                 |                 |                 | 0               | 0     | U      | I     |   |   |   |   |   |  |  |  |  |            |  |  |  |   |   |   |   |   |   |   |



Figure 13: SCL and SDA Bus Timing

X = Don't care

### **Electrical Specifications**

#### (A) Power-Up Requirements

During a power-up sequence, the VCC supplied to the device should monotonically rise from GND to the minimum VCC level, with a slew rate no faster than  $0.05 \text{ V/}\mu\text{s}$  and no slower then 0.1 V/ms. A decoupling cap should be connected to the VCC PAD which is no smaller than 10nF.

#### (B) Device Reset

To prevent inadvertent write operations or any other spurious events from occurring during a power-up sequence, this device includes a Power-on Reset (POR) circuit. Upon power-up, the device will not respond to any commands until the VCC level crosses the internal voltage threshold (VPOR) that brings the device out of Reset and into Standby mode. The system designer must ensure the instructions are not sent to the device until the VCC supply has reached a stable value greater than or equal to the minimum VCC level.



Figure 14: Power on and Power down

If an event occurs in the system where the VCC level supplied to the device drops below the maximum  $V_{POR}$  level specified, it is recommended that a full power cycle sequence be performed by first driving the VCC pin to GND, waiting at least the minimum  $t_{POFF}$  time and then performing a new power-up sequence in compliance with the requirements defined in this section.



## **AC Characteristics**

|                           |                                                                                    | VC                | C < 2.2V |                   | VCC   | ≥ 2.2V            |       |                 |
|---------------------------|------------------------------------------------------------------------------------|-------------------|----------|-------------------|-------|-------------------|-------|-----------------|
| Symbol                    | Parameter                                                                          | 10                | 00kHz    | 40                | 0kHz  | 100               | 00kHz | Units           |
|                           |                                                                                    | Min               | Max      |                   |       | Min               | Мах   |                 |
| f <sub>SCL</sub>          | Clock Frequency, SCL                                                               | 10 <sup>(2)</sup> | 100      | 10 <sup>(2)</sup> | 400   | 10 <sup>(2)</sup> | 1,000 | kHz             |
| t <sub>LOW</sub>          | Clock Pulse Width Low                                                              | 4,700             |          | 1,300             |       | 500               |       | ns              |
| t <sub>HIGH</sub>         | Clock Pulse Width High                                                             | 4,000             |          | 600               |       | 260               |       | ns              |
| tl                        | Noise Suppression Time                                                             |                   | 50       |                   | 50    |                   | 50    | ns              |
| t <sub>BUF</sub>          | Time the bus must be free<br>before a new transmission<br>can start <sup>(1)</sup> | 4,700             |          | 1,300             |       | 500               |       | ns              |
| t <sub>HD.STA</sub>       | Start Hold Time                                                                    | 4,000             |          | 600               |       | 260               |       | ns              |
| t <sub>SU.STA</sub>       | Start Set-up Time                                                                  | 4,700             |          | 600               |       | 260               |       | ns              |
| t <sub>HD.DI</sub>        | Data In Hold Time                                                                  | 0.0               |          | 0.0               |       | 0.0               |       | ns              |
| t <sub>SU.DAT</sub>       | Data In Set-up Time                                                                | 250               |          | 100               |       | 50                |       | ns              |
| t <sub>R</sub>            | Inputs Rise Time <sup>(1)</sup>                                                    |                   | 1,000    | 20                | 300   |                   | 120   | ns              |
| t <sub>F</sub>            | Inputs Fall Time <sup>(1)</sup>                                                    |                   | 300      | 20                | 300   |                   | 120   | ns              |
| t <sub>SU.STO</sub>       | Stop Set-up Time                                                                   | 4,000             |          | 600               |       | 260               |       | ns              |
| t <sub>HD.DAT</sub>       | Data Out Hold Time                                                                 | 200               | 3,450    | 200               | 900   | 0                 | 350   | ns              |
| (1)<br>t <sub>PWR,R</sub> | Vcc slew rate at power up                                                          | 0.1               | 50       | 0.1               | 50    | 0.1               | 50    | V/ms            |
| (1)<br>t <sub>PUP</sub>   | Time required after VCC is<br>stable before the device can<br>accept commands      | 100               |          | 100               |       | 100               |       | μs              |
| (1)<br>t <sub>POFF</sub>  | Minimum time at Vcc=0V<br>between power cycles                                     | 500               |          | 500               |       | 500               |       | ms              |
| t <sub>WR</sub>           | Write Cycle Time                                                                   |                   | 5        |                   | 5     |                   | 5     | ms              |
| t <sub>out</sub>          | Timeout Time                                                                       | 25                | 35       | 25                | 35    | 25                | 35    | ms              |
| Endurance                 | 25°C, Page Mode <sup>(1)</sup>                                                     |                   |          | 1,000             | 0,000 |                   |       | Write<br>Cycles |

Notes :

1. This Parameter is expected by characterization but is not fully screened by test.

2. The minimum frequency is specified at 10kHz to avoid activating the timeout feature.



## **DC Characteristics**

| Symbol             | Parameter                              | Test Condition                        |                                      | Min                  | Тур  | Max                  | Units |
|--------------------|----------------------------------------|---------------------------------------|--------------------------------------|----------------------|------|----------------------|-------|
| V <sub>cc</sub>    | Supply Voltage                         |                                       |                                      | 1.7                  |      | 3.6                  | V     |
| I <sub>CC1</sub>   | Supply Current                         | $V_{CC} = 3.6V$                       | Read at 100kHz                       |                      |      | 1.0                  | mA    |
| I <sub>CC2</sub>   | Supply Current                         | $V_{CC} = 3.6V$                       | Write at 100kHz                      |                      |      | 3.0                  | mA    |
| I <sub>SB</sub>    | Standby Current                        | $V_{CC} = 1.7V$                       | $V_{IN} = V_{CC} \text{ or } V_{SS}$ |                      | <3.0 |                      | μA    |
|                    |                                        | $V_{CC} = 3.6V$                       | $V_{IN} = V_{CC} \text{ or } V_{SS}$ |                      | <4.0 |                      | μA    |
| ILI                | Input Leakage Current                  | $V_{IN} = V_{CC} \text{ or } V_{SS}$  |                                      |                      |      | 2.0                  | μA    |
| I <sub>LO</sub>    | Output Leakage Current                 | $V_{OUT} = V_{CC} \text{ or } V_{SS}$ |                                      |                      |      | 2.0                  | μA    |
| V <sub>IL</sub>    | Input Low Level (1)                    |                                       |                                      | -0.5                 |      | V <sub>CC</sub> *0.3 | μA    |
| VIH                | Input High Level <sup>(1)</sup>        |                                       |                                      | V <sub>CC</sub> *0.7 |      | V <sub>CC</sub> +0.5 | μA    |
| V <sub>OL1</sub>   | Low-Level Output                       | $V_{CC} > 2V$                         | $I_{OL} = 3mA$                       |                      |      | 0.4                  | V     |
| V <sub>OL2</sub>   | Voltage Open-Drain                     | $V_{CC} \leq 2V$                      | $I_{OL} = 2mA$                       |                      |      | 0.2*V <sub>CC</sub>  | V     |
|                    | Low-Level Output<br>Current            | $V_{OL} = 0.4V$                       | Freq ≤ 400kHz                        | 3.0                  |      |                      | mA    |
| I <sub>OL</sub>    |                                        | $V_{OL} = 0.6V$                       | Freq ≤ 400kHz                        | 6.0                  |      |                      | mA    |
|                    |                                        | $V_{OL} = 0.4V$                       | Freq > 400kHz                        | 20.0                 |      |                      | mA    |
| V <sub>HV</sub>    | A0 Pin High Voltage                    | $V_{HV} - V_{CC} \ge 4.8V$            |                                      | 7                    |      | 10                   | V     |
| V <sub>HYST1</sub> | Input Hysteresis (SDA,                 | $V_{CC}$ < 2V                         |                                      | 0.10*V <sub>cc</sub> |      |                      | V     |
| V <sub>HYST2</sub> | SCL)<br>Input Hysteresis (SDA,<br>SCL) | $V_{CC} \ge 2V$                       |                                      | 0.05*V <sub>cc</sub> |      |                      | V     |

Note 1:  $V_{\text{IL}}$  min and  $V_{\text{IH}}$  max are reference only and are not tested.



#### TSSOP-8

| PIN #1 IDENT. |        |                           |       |                      |       |  |  |
|---------------|--------|---------------------------|-------|----------------------|-------|--|--|
| F             |        |                           |       |                      | A     |  |  |
|               | Symbol | Dimensions In Millimeters |       | Dimensions In Inches |       |  |  |
|               | Cymbol | Min                       | Max   | Min                  | Max   |  |  |
|               | D      | 2.900                     | 3.100 | 0.114                | 0.122 |  |  |
|               | E      | 4.300                     | 4.500 | 0.169                | 0.177 |  |  |
|               | b      | 0.190                     | 0.300 | 0.007                | 0.012 |  |  |
|               | С      | 0.090                     | 0.200 | 0.004                | 0.008 |  |  |
|               | E1     | 6.250                     | 6.550 | 0.246                | 0.258 |  |  |
|               | А      |                           | 1.100 |                      | 0.043 |  |  |
| Γ             | A2     | 0.800                     | 1.000 | 0.031                | 0.039 |  |  |
| Γ             | A1     | 0.020                     | 0.150 | 0.001                | 0.006 |  |  |
|               | е      | 0.65 (BSC)                |       | 0.026 (BSC)          |       |  |  |
| F             | L      | 0.500                     | 0.700 | 0.020                | 0.028 |  |  |
|               |        | 0.25 (TYP)                |       | 0.01 (TYP)           |       |  |  |
| -             | Н      | 0.25                      | ( )   |                      | ()    |  |  |



#### SOP-8





#### UDFN8





#### USON3\*2-8





### Notes

ACE does not assume any responsibility for use as critical components in life support devices or systems without the express written approval of the president and general counsel of ACE Technology Co., LTD. As sued herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and shoes failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

ACE Technology Co., LTD. http://www.ace-ele.com/